# **Notation Used in Instruction Set Summary**

#### **CPU Register Notation** Operators (continued) Index Register Y — Y or v Accumulator A — A or a → Transfer Accumulator B — B or b Stack Pointer — SP. sp. or s Example: (A) \Rightarrow M means the content of accumulator A is transferred to memory location M. Accumulator D — D or d Program Counter — PC, pc, or p Condition Code Register — CCR or c Index Register X — X or x Exchange Example: $D \Leftrightarrow X$ means exchange the contents of D with those of X. Explanation of Italic Expressions in Source Form Column abc — A or B or CCR abcdxys — A or B or CCR or D or X or Y or SP. Some assemblers also allow T2 or T3. abd — A or B or D Address Mode Notation abdxvs — A or B or D or X or Y or SP INH — Inherent; no operands in object code dxvs — D or X or Y or SP IMM — Immediate; operand in object code msk8 — 8-bit mask, some assemblers require # symbol before value DIR — Direct; operand is the lower byte of an address from \$0000 to \$00FF opr8i — 8-bit immediate value EXT — Operand is a 16-bit address opr16i — 16-bit immediate value REL — Two's complement relative offset; for branch instructions opr8a — 8-bit address used with direct address mode IDX — Indexed (no extension bytes): includes: opr16a — 16-bit address value 5-bit constant offset from X, Y, SP, or PC oprx0\_xvsp — Indexed addressing postbyte code: Pre/post increment/decrement by 1 . . . 8 oprx3.-xvs Predecrement X or Y or SP by 1 . . . 8 Accumulator A, B, or D offset oprx3.+xvs Preincrement X or Y or SP by 1 . . . 8 IDX1 — 9-bit signed offset from X, Y, SP, or PC; 1 extension byte oprx3.xvs- Postdecrement X or Y or SP by 1 . . . 8 IDX2 — 16-bit signed offset from X, Y, SP, or PC; 2 extension bytes oprx3,xys+ Postincrement X or Y or SP by 1 . . . 8 oprx5,xysp 5-bit constant offset from X or Y or SP or PC [IDX2] — Indexed-indirect; 16-bit offset from X, Y, SP, or PC abd.xvsp Accumulator A or B or D offset from X or Y or SP or PC [D, IDX] — Indexed-indirect; accumulator D offset from X, Y, SP, or PC oprx3 — Any positive integer 1 . . . 8 for pre/post increment/decrement oprx5 — Any integer in the range –16 . . . +15 oprx9 — Any integer in the range -256 . . . +255 oprx16 — Any integer in the range -32,768 . . . 65,535 Machine Coding page — 8-bit value for PPAGE, some assemblers require # symbol before this value dd — 8-bit direct address \$0000 to \$00FF. (High byte assumed to be \$00). rel8 — Label of branch destination within -256 to +255 locations ee — High-order byte of a 16-bit constant offset for indexed addressing. rel9 — Label of branch destination within -512 to +511 locations eb — Exchange/Transfer post-byte. rel16 — Any label within 64K memory space ff — Low-order eight bits of a 9-bit signed constant offset for indexed addressing, trapnum — Any 8-bit integer in the range \$30-\$39 or \$40-\$FF or low-order byte of a 16-bit constant offset for indexed addressing. xys — X or Y or SP hh — High-order byte of a 16-bit extended address. xvsp — X or Y or SP or PC ii — 8-bit immediate data value. Operators jj — High-order byte of a 16-bit immediate data value. + - Addition kk — Low-order byte of a 16-bit immediate data value. Subtraction 1b — Loop primitive (DBNE) post-byte. Logical AND 11 — Low-order byte of a 16-bit extended address. Logical OR (inclusive) mm — 8-bit immediate mask value for bit manipulation instructions. Set bits indicate bits to be affected. Logical exclusive OR pg — Program page (bank) number used in CALL instruction. Multiplication qq — High-order byte of a 16-bit relative offset for long branches. Division Trap number \$30-\$39 or \$40-\$FF. Negation. One's complement (invert each bit of M) rr — Signed relative offset \$80 (-128) to \$7F (+127). Offset relative to the byte following the relative offset byte, or Concatenate low-order byte of a 16-bit relative offset for long branches. Example: A: B means the 16-bit value formed by concatenating 8-bit accumulator A with 8-bit accumulator B. A is in the high-order position. xb — Indexed addressing post-byte.

#### Access Detail

Each code letter except (,), and comma equals one CPU cycle. Uppercase = 16-bit operation and lowercase = 8-bit operation.

- f Free cycle, CPU doesn't use bus
- q Read PPAGE internally
- Read indirect pointer (indexed indirect)
- i Read indirect PPAGE value (CALL indirect only)
- n Write PPAGE internally
- Optional program word fetch (P) if instruction is misaligned and has an odd number of bytes of object code — otherwise, appears as a free cycle (f); Page 2 prebyte treated as a separate 1-byte instruction
- P Program word fetch (always an aligned-word read)
- r 8-bit data read
- R 16-bit data read
- s 8-bit stack write
- 40.11
- s 16-bit stack write
- w 8-bit data write
- w 16-bit data write
- u 8-bit stack read
- ∪ 16-bit stack read
- ∨ 16-bit vector fetch (always an aligned-word read)
- t 8-bit conditional read (or free cycle)
- T 16-bit conditional read (or free cycle)
- x 8-bit conditional write (or free cycle)
- () Indicate a microcode loop
- , Indicates where an interrupt could be honored

### **Special Cases**

PPP/P — Short branch, PPP if branch taken, P if not OPPP/OPO — Long branch. OPPP if branch taken, OPO if not

## Condition Codes Columns

- Status bit not affected by operation.
- Status bit cleared by operation.
- Status bit set by operation.
- Status bit affected by operation.
- 2 Clared by anocted by operation.
- Status bit may be cleared or remain set, but is not set by operation.
- Status bit may be set or remain cleared, but is not cleared by operation.
- Status bit may be changed by operation but the final state is not defined.
- ! Status bit used for a special purpose.

| Source Form                                                                                       | Operation                                                     | Addr.<br>Mode                            | Machine<br>Coding (hex)                                        | Access Detail<br>HCS12                 | ѕхні | NZV      | / C     | Source Form                                                                                                       | Operation                                                                                        | Addr.<br>Mode                     | Machine<br>Coding (hex)                                              | Access Detail<br>HCS12                 | SXHI | NZVC |
|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------|----------------------------------------|------|----------|---------|-------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------|----------------------------------------|------|------|
| ABA                                                                                               | $(A) + (B) \Rightarrow A$<br>Add Accumulators A and B         | INH                                      | 18 06                                                          | 00                                     | Δ-   | ΔΔΔ      |         | ASL opr16a<br>ASL oprx0_xysp                                                                                      | 4                                                                                                | EXT<br>IDX                        | 78 hh 11<br>68 xb                                                    | rPwO<br>rPw                            |      | ΔΔΔΔ |
| ABX                                                                                               | (B) + (X) $\Rightarrow$ X<br>Translates to LEAX B,X           | IDX                                      | 1A E5                                                          | Pf                                     |      |          | 11      | ASL oprx9,xysp<br>ASL oprx16,xysp<br>ASL [D,xysp]                                                                 | C b7 b0  Arithmetic Shift Left                                                                   | IDX1<br>IDX2<br>[D,IDX]           | 68 xb ff<br>68 xb ee ff<br>68 xb                                     | rPwO<br>frPwP<br>fIfrPw                |      |      |
| ABY                                                                                               | (B) + (Y) $\Rightarrow$ Y<br>Translates to LEAY B,Y           | IDX                                      | 19 ED                                                          | Pf                                     |      |          |         | ASL [oprx16,xysp]<br>ASLA                                                                                         | Arithmetic Shift Left Accumulator A                                                              | [IDX2]<br>INH                     | 68 xb ee ff<br>48                                                    | fIPrPw<br>O                            |      |      |
| ADCA #opr8i<br>ADCA opr8a<br>ADCA opr16a<br>ADCA oprx0_xysp<br>ADCA oprx9xysp<br>ADCA oprx16,xysp | (A) + (M) + C $\Rightarrow$ A<br>Add with Carry to A          | IMM<br>DIR<br>EXT<br>IDX<br>IDX1<br>IDX2 | 89 ii<br>99 dd<br>B9 hh ll<br>A9 xb<br>A9 xb ff<br>A9 xb ee ff | P<br>rPf<br>rPO<br>rPf<br>rPO<br>frPP  | Δ-   | ΔΔΔ      |         | ASLB ASLD ASR opr16a                                                                                              | Arithmetic Shift Left Accumulator B  C b7 A b0 b7 B b0  Arithmetic Shift Left Double             | INH<br>INH<br>EXT                 | 58<br>59<br>77 hh 11                                                 | 0<br>0<br>rPw0                         |      | ΔΔΔΔ |
| ADCA [D,xysp] ADCA [oprx16,xysp] ADCB #opr8i                                                      | $(B) + (M) + C \Rightarrow B$                                 | [D,IDX]<br>[IDX2]<br>IMM                 | A9 xb<br>A9 xb ee ff<br>C9 ii                                  | fIfrPf<br>fIPrPf                       | Δ-   | A A A    |         | ASR oprioa<br>ASR oprio_xysp<br>ASR oprio_xysp<br>ASR oprio_6xysp                                                 | b7 b0 C                                                                                          | IDX<br>IDX1<br>IDX2               | 67 xb<br>67 xb ff<br>67 xb ee ff                                     | rPWO<br>rPw<br>rPwO<br>frPwP           |      | ΔΔΔΔ |
| ADCB opr8a<br>ADCB opr16a<br>ADCB oprx0_xysp<br>ADCB oprx9,xysp                                   | Add with Carry to B                                           | DIR<br>EXT<br>IDX<br>IDX1                | D9 dd<br>F9 hh 11<br>E9 xb<br>E9 xb ff                         | rPf<br>rPO<br>rPf<br>rPO               | Δ-   | ΔΔΖ      |         | ASR (D,xysp) ASR [D,xysp] ASR [oprx16,xysp] ASRA ASRB                                                             | Arithmetic Shift Right Arithmetic Shift Right Accumulator A Arithmetic Shift Right Accumulator B | [D,IDX]<br>[IDX2]<br>INH<br>INH   | 67 xb ee ff<br>67 xb ee ff<br>47<br>57                               | fIfrPw<br>fIFrPw<br>O                  |      |      |
| ADCB oprx16,xysp<br>ADCB [D,xysp]                                                                 |                                                               | IDX2<br>[D,IDX]                          | E9 xb ee ff<br>E9 xb                                           | frPP<br>fIfrPf                         |      |          | I L     | BCC rel8                                                                                                          | Branch if Carry Clear (if C = 0)                                                                 | REL                               | 24 rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ADCB [oprx16,xysp]  ADDA #opr8i ADDA opr8a ADDA opr16a ADDA oprx0 xysp                            | (A) + (M) ⇒ A<br>Add without Carry to A                       | IMM<br>DIR<br>EXT<br>IDX                 | E9 xb ee ff  8B ii  9B dd  BB hh ll  AB xb                     | fIPrPf  P rPf rPO rPf                  | Δ-   | ΔΔΔ      | ΔΔ      | BCLR opr8a, msk8<br>BCLR opr16a, msk8<br>BCLR oprx0_xysp, msk8<br>BCLR oprx9,xysp, msk8<br>BCLR oprx16,xysp, msk8 | (M) • (mm) ⇒ M<br>Clear Bit(s) in Memory                                                         | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2 | 4D dd mm<br>1D hh 11 mm<br>0D xb mm<br>0D xb ff mm<br>0D xb ee ff mm | rPwO<br>rPwP<br>rPwO<br>rPwP<br>frPwPO |      | ΔΔ0- |
| ADDA oprx9,xysp<br>ADDA oprx16,xysp                                                               |                                                               | IDX1<br>IDX2                             | AB xb ff<br>AB xb ee ff                                        | rPO<br>frPP                            |      |          | I L     |                                                                                                                   | Branch if Carry Set (if C = 1)                                                                   | REL                               | 25 rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ADDA [D,xysp]<br>ADDA [oprx16,xysp]                                                               |                                                               | [D,IDX]<br>[IDX2]                        | AB xb ee ff AB xb ee ff                                        | fIfrPf<br>fIPrPf                       |      |          | 11      | BEQ rel8 BGE rel8                                                                                                 | Branch if Equal (if Z = 1)  Branch if Greater Than or Equal (if N ⊕ V = 0) (signed)              | REL<br>REL                        | 27 rr<br>2C rr                                                       | PPP/P <sup>1</sup> PPP/P <sup>1</sup>  |      |      |
| ADDB #opr8i<br>ADDB opr8a<br>ADDB opr16a                                                          | (B) + (M) $\Rightarrow$ B<br>Add without Carry to B           | IMM<br>DIR<br>EXT                        | CB ii<br>DB dd<br>FB hh ll                                     | P<br>rPf<br>rPO                        | Δ-   | ΔΔΔ      | Δ       | BGND                                                                                                              | Place CPU in Background Mode<br>see CPU12 Reference Manual                                       | INH                               | 00                                                                   | VfPPP                                  |      |      |
| ADDB oprx0_xysp<br>ADDB oprx9,xysp<br>ADDB oprx16,xysp                                            |                                                               | IDX<br>IDX1<br>IDX2                      | EB xb<br>EB xb ff<br>EB xb ee ff                               | rPf<br>rPO<br>frPP                     |      |          |         | BGT rel8                                                                                                          | Branch if Greater Than (If $Z + (N \oplus V) = 0$ ) (signed)                                     | REL                               | 2E rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ADDB [D,xysp]<br>ADDB [oprx16,xysp]                                                               |                                                               | [D,IDX]<br>[IDX2]                        | EB xb<br>EB xb ee ff                                           | fIfrPf<br>fIPrPf                       |      |          |         | BHI rel8                                                                                                          | Branch if Higher (if C + Z = 0) (unsigned)                                                       | REL                               | 22 rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ADDD #opr16i<br>ADDD opr8a<br>ADDD opr16a                                                         | $(A:B) + (M:M+1) \Rightarrow A:B$<br>Add 16-Bit to D (A:B)    | IMM<br>DIR<br>EXT                        | C3 jj kk<br>D3 dd<br>F3 hh 11                                  | PO<br>RPf<br>RPO                       |      | ΔΔΔ      |         | BHS rel8                                                                                                          | Branch if Higher or Same<br>(if C = 0) (unsigned)<br>same function as BCC                        | REL                               | 24 rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ADDD oprx0_xysp<br>ADDD oprx9,xysp<br>ADDD oprx16,xysp<br>ADDD [D,xysp]<br>ADDD [oprx16,xysp]     |                                                               | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | E3 xb<br>E3 xb ff<br>E3 xb ee ff<br>E3 xb<br>E3 xb ee ff       | RPf<br>RPO<br>fRPP<br>fIfRPf<br>fIPRPf |      |          |         | BITA #opr8i<br>BITA opr8a<br>BITA opr16a<br>BITA oprx0_xysp<br>BITA oprx9,xysp                                    | (A) ● (M) Logical AND A with Memory Does not change Accumulator or Memory                        | IMM<br>DIR<br>EXT<br>IDX<br>IDX1  | 85 ii<br>95 dd<br>B5 hh ll<br>A5 xb<br>A5 xb ff                      | P<br>rPf<br>rPO<br>rPf<br>rPO          |      | ΔΔ0- |
| ANDA #opr8i<br>ANDA opr8a<br>ANDA opr16a                                                          | (A) $\bullet$ (M) $\Rightarrow$ A Logical AND A with Memory   | IMM<br>DIR<br>EXT                        | 84 ii<br>94 dd<br>B4 hh ll                                     | P<br>rPf<br>rPO                        |      | ΔΔ       | · 11    | BITA oprx16,xysp<br>BITA [D,xysp]<br>BITA [oprx16,xysp]                                                           |                                                                                                  | IDX2<br>[D,IDX]<br>[IDX2]         | A5 xb ee ff<br>A5 xb<br>A5 xb ee ff                                  | frPP<br>fIfrPf<br>fIPrPf               |      |      |
| ANDA oprx0_xysp<br>ANDA oprx9,xysp<br>ANDA oprx16,xysp<br>ANDA [D,xysp]<br>ANDA [oprx16,xysp]     |                                                               | IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | A4 xb<br>A4 xb ff<br>A4 xb ee ff<br>A4 xb<br>A4 xb ee ff       | rPf<br>rPO<br>frPP<br>fIfrPf<br>fIPrPf |      |          |         | BITB #opr8i<br>BITB opr8a<br>BITB opr16a<br>BITB oprx0_xysp<br>BITB oprx9,xysp                                    | (B) ● (M) Logical AND B with Memory Does not change Accumulator or Memory                        | IMM<br>DIR<br>EXT<br>IDX<br>IDX1  | C5 ii<br>D5 dd<br>F5 hh ll<br>E5 xb<br>E5 xb ff                      | P<br>rPf<br>rPO<br>rPf<br>rPO          |      | ΔΔ0- |
| ANDB #opr8i<br>ANDB opr8a<br>ANDB opr16a                                                          | (B) • (M) $\Rightarrow$ B Logical AND B with Memory           | IMM<br>DIR<br>EXT                        | C4 ii<br>D4 dd<br>F4 hh 11                                     | P<br>rPf<br>rPO                        |      | ΔΔ       |         | BITB oprx16,xysp<br>BITB [D,xysp]<br>BITB [oprx16,xysp]                                                           |                                                                                                  | IDX2<br>[D,IDX]<br>[IDX2]         | E5 xb ee ff<br>E5 xb<br>E5 xb ee ff                                  | frPP<br>fIfrPf<br>fIPrPf               |      |      |
| ANDB oprx0_xysp<br>ANDB oprx9,xysp<br>ANDB oprx16,xysp                                            |                                                               | IDX<br>IDX1<br>IDX2                      | E4 xb<br>E4 xb ff<br>E4 xb ee ff                               | rPf<br>rPO<br>frPP                     |      |          |         | BLE rel8                                                                                                          | Branch if Less Than or Equal (if $Z + (N \oplus V) = 1$ ) (signed)                               | REL                               | 2F rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ANDB [D,xysp]<br>ANDB [oprx16,xysp]                                                               |                                                               | [D,IDX]<br>[IDX2]                        | E4 xb<br>E4 xb ee ff                                           | fIfrPf<br>fIPrPf                       |      |          |         | BLO rel8                                                                                                          | Branch if Lower<br>(if C = 1) (unsigned)<br>same function as BCS                                 | REL                               | 25 rr                                                                | PPP/P <sup>1</sup>                     |      |      |
| ANDCC #opr8i                                                                                      | (CCR) • (M) ⇒ CCR<br>Logical AND CCR with Memory              | IMM                                      | 10 ii                                                          | P                                      | ₩₩₩  | <br> ₩#1 | 1 M   F | Note 1. PPP/P indicates this instr                                                                                | L<br>uction takes three cycles to refill the instruction queue if the bra                        | anch is take                      | n and one program fetch cy                                           | ycle if the branch is not taken        | n.   |      |
| Note 1. Due to internal CPU requ                                                                  | rements, the program word fetch is performed twice to the sam | e address                                | during this instruction.                                       | 1                                      | I    |          | _       |                                                                                                                   |                                                                                                  |                                   |                                                                      |                                        |      |      |

| Source Form                                                                                                                                          | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Addr.<br>Mode                                                 | Machine<br>Coding (hex)                                                                | Access Detail                                                         | SXHI | NZVC |
|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|------|
| BLS rel8                                                                                                                                             | Branch if Lower or Same                                                                                                                                                                                                                                                                                                                                                                                                                                         | REL                                                           | 23 rr                                                                                  | HCS12                                                                 |      |      |
| DLS 1610                                                                                                                                             | (if C + Z = 1) (unsigned)                                                                                                                                                                                                                                                                                                                                                                                                                                       | KLL                                                           | 23 11                                                                                  | PPP/P                                                                 |      |      |
| BLT rel8                                                                                                                                             | Branch if Less Than (if $N \oplus V = 1$ ) (signed)                                                                                                                                                                                                                                                                                                                                                                                                             | REL                                                           | 2D rr                                                                                  | PPP/P <sup>1</sup>                                                    |      |      |
| BMI rel8                                                                                                                                             | Branch if Minus (if N = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                      | REL                                                           | 2B rr                                                                                  | PPP/P <sup>1</sup>                                                    |      |      |
| BNE rel8                                                                                                                                             | Branch if Not Equal (if Z = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                  | REL                                                           | 26 rr                                                                                  | PPP/P <sup>1</sup>                                                    |      |      |
| BPL rel8                                                                                                                                             | Branch if Plus (if N = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                       | REL                                                           | 2A rr                                                                                  | PPP/P <sup>1</sup>                                                    |      |      |
| BRA rel8                                                                                                                                             | Branch Always (if 1 = 1)                                                                                                                                                                                                                                                                                                                                                                                                                                        | REL                                                           | 20 rr                                                                                  | PPP                                                                   |      |      |
| BRCLR opr8a, msk8, rel8<br>BRCLR opr16a, msk8, rel8<br>BRCLR oprx0_xysp, msk8, rel8<br>BRCLR oprx9,xysp, msk8, rel8<br>BRCLR oprx16,xysp, msk8, rel8 | Branch if (M) • (mm) = 0<br>(if All Selected Bit(s) Clear)                                                                                                                                                                                                                                                                                                                                                                                                      | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4F dd mm rr<br>1F hh 11 mm rr<br>0F xb mm rr<br>0F xb ff mm rr<br>0F xb ee ff mm rr    | rPPP rfPPP rPPP rfPPP PrfPPP                                          |      |      |
| BRN rel8                                                                                                                                             | Branch Never (if 1 = 0)                                                                                                                                                                                                                                                                                                                                                                                                                                         | REL                                                           | 21 rr                                                                                  | P                                                                     |      |      |
| BRSET opr8, msk8, rel8<br>BRSET opr16a, msk8, rel8<br>BRSET oprx0_xysp, msk8, rel8<br>BRSET oprx9,xysp, msk8, rel8<br>BRSET oprx16,xysp, msk8, rel8  | Branch if (M) • (mm) = 0<br>(if All Selected Bit(s) Set)                                                                                                                                                                                                                                                                                                                                                                                                        | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4E dd mm rr<br>1E hh ll mm rr<br>0E xb mm rr<br>0E xb ff mm rr<br>0E xb ee ff mm rr    | rPPP rfPPP rPPP rfPPP PrfPPP                                          |      |      |
| BSET opr8, msk8<br>BSET opr16a, msk8<br>BSET oprx0_xysp, msk8<br>BSET oprx9,xysp, msk8<br>BSET oprx16,xysp, msk8                                     | $(M) + (mm) \Rightarrow M$<br>Set Bit(s) in Memory                                                                                                                                                                                                                                                                                                                                                                                                              | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                             | 4C dd mm<br>1C hh 11 mm<br>0C xb mm<br>0C xb ff mm<br>0C xb ee ff mm                   | rPwO<br>rPwP<br>rPwO<br>rPwP<br>frPwPO                                |      | ΔΔ0- |
| BSR rel8                                                                                                                                             | $ \begin{array}{l} (SP)-2\Rightarrow SP; RTN_H:RTN_L\Rightarrow M_{(SP)}:M_{(SP+1)} \\ Subroutine \ address\Rightarrow PC \\ Branch \ to \ Subroutine \end{array} $                                                                                                                                                                                                                                                                                             | REL                                                           | 07 rr                                                                                  | SPPP                                                                  |      |      |
| BVC rel8                                                                                                                                             | Branch if Overflow Bit Clear (if V = 0)                                                                                                                                                                                                                                                                                                                                                                                                                         | REL                                                           | 28 rr                                                                                  | PPP/P <sup>1</sup>                                                    |      |      |
| BVS rel8                                                                                                                                             | Branch if Overflow Bit Set (if V = 1)                                                                                                                                                                                                                                                                                                                                                                                                                           | REL                                                           | 29 rr                                                                                  | PPP/P <sup>1</sup>                                                    |      |      |
| CALL opr16a, page<br>CALL oprx0_xysp, page<br>CALL oprx9,xysp, page<br>CALL oprx16,xysp, page<br>CALL [D,xysp]<br>CALL [oprx16, xysp]                | $\begin{split} &(SP) - 2 \Rightarrow SP; RTN_H:RTN_L \Rightarrow M_{(SP)}:M_{(SP+1)} \\ &(SP) - 1 \Rightarrow SP; (PPG) \Rightarrow M_{(SP)}; \\ &pg \Rightarrow PPAGE \ register; Program \ address \Rightarrow PC \\ &Call \ subroutine \ in \ extended \ memory \\ &(Program \ may \ be \ located \ on \ another \\ &expansion \ memory \ page.) \\ &Indirect \ modes \ get \ program \ address \\ ∧ \ new \ pg \ value \ based \ on \ pointer. \end{split}$ | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]               | 4A hh 11 pg 4B xb pg 4B xb ff pg 4B xb ee ff pg 4B xb ee ff                            | gnSsPPP<br>gnSsPPP<br>gnSsPPP<br>fgmSsPPP<br>flignSsPPP<br>flignSsPPP |      |      |
| СВА                                                                                                                                                  | (A) – (B)<br>Compare 8-Bit Accumulators                                                                                                                                                                                                                                                                                                                                                                                                                         | INH                                                           | 18 17                                                                                  | 00                                                                    |      | ΔΔΔΔ |
| CLC                                                                                                                                                  | 0 ⇒ C  Translates to ANDCC #\$FE                                                                                                                                                                                                                                                                                                                                                                                                                                | IMM                                                           | 10 FE                                                                                  | P                                                                     |      | 0    |
| CLI                                                                                                                                                  | 0 ⇒ I  **Translates to ANDCC #\$EF*  (enables I-bit interrupts)                                                                                                                                                                                                                                                                                                                                                                                                 | IMM                                                           | 10 EF                                                                                  | P                                                                     | 0    |      |
| CLR opr16a<br>CLR oprx0_xysp<br>CLR oprx9.xysp<br>CLR oprx16.xysp<br>CLR [D,xysp]<br>CLR [oprx16.xysp]<br>CLRA<br>CLRB                               | $0 \Rightarrow M$ Clear Memory Location $0 \Rightarrow A$ Clear Accumulator A $0 \Rightarrow B$ Clear Accumulator B                                                                                                                                                                                                                                                                                                                                             | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 79 hh 11<br>69 xb<br>69 xb ff<br>69 xb ee ff<br>69 xb ee ff<br>69 xb ee ff<br>87<br>C7 | PwO<br>Pw<br>PwO<br>PwP<br>PIfw<br>PIfw<br>O<br>O                     |      | 0100 |
| CLV                                                                                                                                                  | 0 ⇒ V<br>Translates to ANDCC #\$FD                                                                                                                                                                                                                                                                                                                                                                                                                              | IMM                                                           | 10 FD                                                                                  | Р                                                                     |      | 0-   |
| Note 1. PPP/P indicates this instr                                                                                                                   | uction takes three cycles to refill the instruction queue if the bra                                                                                                                                                                                                                                                                                                                                                                                            | nch is takei                                                  | n and one program fetch cy                                                             | cle if the branch is not take                                         | en.  |      |

| c        | Source Form                         | Operation                                                               | Addr.<br>Mode     | Machine<br>Coding (hex) | Access Detail<br>HCS12       | ѕхні | NZVC |
|----------|-------------------------------------|-------------------------------------------------------------------------|-------------------|-------------------------|------------------------------|------|------|
| _        | CMPA #opr8i                         | (A) – (M)                                                               | IMM               | 81 ii                   | P                            |      | ΔΔΔΔ |
|          | CMPA opr8a                          | Compare Accumulator A with Memory                                       | DIR               | 91 dd                   | rPf                          |      |      |
| ۱۱       | CMPA opr16a                         |                                                                         | EXT               | B1 hh ll                | rPO                          |      |      |
| Ш        | CMPA oprx0_xysp                     |                                                                         | IDX               | Al xb                   | rPf                          |      |      |
| 41       | CMPA oprx9,xysp                     |                                                                         | IDX1              | Al xb ff                | rPO                          |      |      |
| ╝        | CMPA oprx16,xysp                    |                                                                         | IDX2              | Al xb ee ff             | frPP                         |      |      |
|          | CMPA [D,xysp]                       |                                                                         | [D,IDX]           | A1 xb                   | fIfrPf                       |      |      |
| .        | CMPA [oprx16,xysp]                  |                                                                         | [IDX2]            | Al xb ee ff             | fIPrPf                       |      |      |
| -11      | CMPB #opr8i                         | (B) – (M)                                                               | IMM               | C1 ii                   | P                            |      | ΔΔΔΔ |
| 41       | CMPB opr8a                          | Compare Accumulator B with Memory                                       | DIR               | D1 dd                   | rPf                          |      |      |
| Ш        | CMPB opr16a                         |                                                                         | EXT               | F1 hh ll                | rPO                          |      |      |
| П        | CMPB oprx0_xysp                     |                                                                         | IDX<br>IDX1       | E1 xb<br>E1 xb ff       | rPf                          |      |      |
| П        | CMPB oprx9,xysp<br>CMPB oprx16,xysp |                                                                         | IDX1              | El xb ii<br>El xb ee ff | rPO<br>frPP                  |      |      |
| Ш        | CMPB [D,xysp]                       |                                                                         | [D,IDX]           | E1 xb ee II             | fIfrPf                       |      |      |
| _        | CMPB [oprx16,xysp]                  |                                                                         | [D,IDX]           | El xb ee ff             | fIPrPf                       |      |      |
| - 11     |                                     |                                                                         |                   |                         |                              |      |      |
| . 1!     | COM opr16a                          | $(\overline{M}) \Rightarrow M$ equivalent to \$FF – $(M) \Rightarrow M$ | EXT               | 71 hh 11                | rPwO                         |      | ΔΔ01 |
| Ш        | COM oprx0_xysp                      | 1's Complement Memory Location                                          | IDX               | 61 xb                   | rPw                          |      |      |
| Ш        | COM oprx9,xysp                      |                                                                         | IDX1<br>IDX2      | 61 xb ff<br>61 xb ee ff | rPwO<br>frPwP                |      |      |
| Ш        | COM oprx16,xysp                     |                                                                         |                   | 61 xb ee II             | fIfrPw                       |      |      |
| Ш        | COM [D,xysp]<br>COM [oprx16,xysp]   |                                                                         | [D,IDX]<br>[IDX2] | 61 xb ee ff             | fIPrPw                       |      |      |
| -11      | COMA COMA                           | $(\overline{A}) \Rightarrow A$ Complement Accumulator A                 | INH               | 41                      | O                            |      |      |
| -        | COMB                                | $(\overline{B}) \Rightarrow B$ Complement Accumulator B                 | INH               | 51                      | 0                            |      |      |
|          |                                     | (4.5)                                                                   |                   |                         |                              |      |      |
|          | CPD #opr16i                         | (A:B) – (M:M+1)                                                         | IMM               | 8C jj kk                | PO PD F                      |      | ΔΔΔΔ |
|          | CPD opr8a                           | Compare D to Memory (16-Bit)                                            | DIR               | 9C dd<br>BC hh 11       | RPf                          |      |      |
| -        | CPD opr16a<br>CPD oprx0 xysp        |                                                                         | EXT<br>IDX        | AC xb                   | RPO<br>RPf                   |      |      |
| -        | CPD oprx9,xysp                      |                                                                         | IDX<br>IDX1       | AC xb ff                | RPO                          |      |      |
|          | CPD oprx16,xysp                     |                                                                         | IDX1              | AC xb ee ff             | fRPP                         |      |      |
| 4        | CPD [D,xysp]                        |                                                                         | [D,IDX]           | AC xb                   | fIfRPf                       |      |      |
| -        | CPD [oprx16,xysp]                   |                                                                         | [D,IDX]           | AC xb ee ff             | fIPRPf                       |      |      |
| - 1      | CPS #opr16i                         | (SP) – (M:M+1)                                                          | IMM               | 8F jj kk                | PO                           |      | ΔΔΔΔ |
| -11      | CPS #0pr16i<br>CPS opr8a            | Compare SP to Memory (16-Bit)                                           | DIR               | 9F dd                   | RPf                          |      |      |
| -        | CPS opr16a                          | Compare SP to Memory (10-bit)                                           | EXT               | BF hh 11                | RPO                          |      |      |
| Ш        | CPS oprx0_xysp                      |                                                                         | IDX               | AF xb                   | RPf                          |      |      |
| Ш        | CPS oprx9,xysp                      |                                                                         | IDX1              | AF xb ff                | RPO                          |      |      |
| Ш        | CPS oprx16,xysp                     |                                                                         | IDX2              | AF xb ee ff             | fRPP                         |      |      |
|          | CPS [D,xysp]                        |                                                                         | [D,IDX]           | AF xb                   | fIfRPf                       |      |      |
| Ш        | CPS [oprx16,xysp]                   |                                                                         | [IDX2]            | AF xb ee ff             | fIPRPf                       |      |      |
|          | CPX #opr16i                         | (X) – (M:M+1)                                                           | IMM               | 8E jj kk                | PO                           |      | ΔΔΔΔ |
|          | CPX opr8a                           | Compare X to Memory (16-Bit)                                            | DIR               | 9E dd                   | RPf                          |      |      |
|          | CPX opr16a                          | Compare A to monicify (10 Bily                                          | EXT               | BE hh ll                | RPO                          |      |      |
| Δ        | CPX oprx0_xysp                      |                                                                         | IDX               | AE xb                   | RPf                          |      |      |
| Ш        | CPX oprx9,xysp                      |                                                                         | IDX1              | AE xb ff                | RPO                          |      |      |
| 0        | CPX oprx16,xysp                     |                                                                         | IDX2              | AE xb ee ff             | fRPP                         |      |      |
| '        | CPX [D,xysp]                        |                                                                         | [D,IDX]           | AE xb                   | fIfRPf                       |      |      |
| 4        | CPX [oprx16,xysp]                   |                                                                         | [IDX2]            | AE xb ee ff             | fIPRPf                       |      |      |
| - 11     | CPY #opr16i                         | (Y) – (M:M+1)                                                           | IMM               | 8D jj kk                | PO                           |      | ΔΔΔΔ |
|          | CPY opr8a                           | Compare Y to Memory (16-Bit)                                            | DIR               | 9D dd                   | RPf                          |      | 3    |
| $\sqcup$ | CPY opr16a                          |                                                                         | EXT               | BD hh 11                | RPO                          |      |      |
| )        | CPY oprx0_xysp                      |                                                                         | IDX               | AD xb                   | RPf                          |      |      |
|          | CPY oprx9,xysp                      |                                                                         | IDX1              | AD xb ff                | RPO                          |      |      |
| Ш        | CPY oprx16,xysp                     |                                                                         | IDX2              | AD xb ee ff             | fRPP                         |      |      |
|          | CPY [D,xysp]                        |                                                                         | [D,IDX]           | AD xb                   | fIfRPf                       |      |      |
|          | CPY [oprx16,xysp]                   |                                                                         | [IDX2]            | AD xb ee ff             | fIPRPf                       |      |      |
|          | DAA                                 | Adjust Sum to BCD<br>Decimal Adjust Accumulator A                       | INH               | 18 07                   | ofo                          |      | ΔΔ?Δ |
| -1       | DREO abdyra ralo                    | ,                                                                       | DEI               | 04 lb ====              | DDD (branch)                 |      |      |
|          | DBEQ abdxys, rel9                   | (cntr) – 1⇒ cntr<br>if (cntr) = 0, then Branch                          | REL<br>(9-bit)    | 04 lb rr                | PPP (branch) PPO (no branch) |      |      |
| ᅬ        |                                     | else Continue to next instruction                                       |                   |                         |                              |      |      |
|          |                                     | Decrement Counter and Branch if = 0                                     |                   |                         |                              |      |      |
| l        |                                     | (cntr = A, B, D, X, Y, or SP)                                           |                   | l                       | I                            | 1    | I    |

| 1                           | -                                                                                                                     | I                 |                         |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------|-------------------------|
| DEY                         | (Y) – \$0001 ⇒ Y<br>Decrement Index Register Y                                                                        | INH               | 03                      |
| EDIV                        | $(Y:D) \div (X) \Rightarrow Y \text{ Remainder} \Rightarrow D$<br>32 by 16 Bit $\Rightarrow$ 16 Bit Divide (unsigned) | INH               | 11                      |
| EDIVS                       | $(Y:D) \div (X) \Rightarrow Y$ Remainder $\Rightarrow D$<br>32 by 16 Bit $\Rightarrow$ 16 Bit Divide (signed)         | INH               | 18 14                   |
| EMACS opr16a <sup>2</sup>   | $(M_{(X)}:M_{(X+1)}) \times (M_{(Y)}:M_{(Y+1)}) + (M-M+3) \Rightarrow M-M+3$                                          | Special           | 18 12 hh 11             |
|                             | 16 by 16 Bit ⇒ 32 Bit<br>Multiply and Accumulate (signed)                                                             |                   |                         |
| EMAXD oprx0_xysp            | $MAX((D), (M:M+1)) \Rightarrow D$                                                                                     | IDX               | 18 1A xb                |
| EMAXD oprx9,xysp            | MAX of 2 Unsigned 16-Bit Values                                                                                       | IDX1              | 18 1A xb ff             |
| EMAXD oprx16,xysp           |                                                                                                                       | IDX2              | 18 1A xb ee ff          |
| EMAXD [D,xysp]              | N, Z, V and C status bits reflect result of                                                                           | [D,IDX]           | 18 1A xb                |
| EMAXD [oprx16,xysp]         | internal compare ((D) – (M:M+1))                                                                                      | [IDX2]            | 18 1A xb ee ff          |
| EMAXM oprx0_xysp            | $MAX((D), (M:M+1)) \Rightarrow M:M+1$                                                                                 | IDX               | 18 1E xb                |
| EMAXM oprx9,xysp            | MAX of 2 Unsigned 16-Bit Values                                                                                       | IDX1              | 18 1E xb ff             |
| EMAXM oprx16,xysp           |                                                                                                                       | IDX2              | 18 1E xb ee ff          |
| EMAXM [D,xysp]              | N, Z, V and C status bits reflect result of                                                                           | [D,IDX]           | 18 1E xb                |
| EMAXM [oprx16,xysp]         | internal compare ((D) – (M:M+1))                                                                                      | [IDX2]            | 18 1E xb ee ff          |
| EMIND oprx0_xysp            | $MIN((D), (M:M+1)) \Rightarrow D$                                                                                     | IDX               | 18 1B xb                |
| EMIND oprx9,xysp            | MIN of 2 Unsigned 16-Bit Values                                                                                       | IDX1              | 18 1B xb ff             |
| EMIND oprx16,xysp           |                                                                                                                       | IDX2              | 18 1B xb ee ff          |
| EMIND [D,xysp]              | N, Z, V and C status bits reflect result of                                                                           | [D,IDX]           | 18 1B xb                |
| EMIND [oprx16,xysp]         | internal compare ((D) – (M:M+1))                                                                                      | [IDX2]            | 18 1B xb ee ff          |
| EMINM oprx0_xysp            | $MIN((D), (M:M+1)) \Rightarrow M:M+1$                                                                                 | IDX               | 18 1F xb                |
| EMINM oprx9,xysp            | MIN of 2 Unsigned 16-Bit Values                                                                                       | IDX1              | 18 1F xb ff             |
| EMINM oprx16,xysp           |                                                                                                                       | IDX2              | 18 1F xb ee ff          |
| EMINM [D,xysp]              | N, Z, V and C status bits reflect result of                                                                           | [D,IDX]           | 18 1F xb                |
| EMINM [oprx16,xysp]         | internal compare ((D) – (M:M+1))                                                                                      | [IDX2]            | 18 1F xb ee ff          |
| EMUL                        | $(D) \times (Y) \Rightarrow Y:D$<br>16 by 16 Bit Multiply (unsigned)                                                  | INH               | 13                      |
| EMULS                       | $(D) \times (Y) \Rightarrow Y:D$                                                                                      | INH               | 18 13                   |
|                             | 16 by 16 Bit Multiply (signed)                                                                                        |                   |                         |
| EORA #opr8i                 | $(A) \oplus (M) \Rightarrow A$                                                                                        | IMM               | 88 ii                   |
| EORA opr8a                  | Exclusive-OR A with Memory                                                                                            | DIR               | 98 dd                   |
| EORA opr16a                 |                                                                                                                       | EXT               | B8 hh 11                |
| EORA oprx0_xysp             |                                                                                                                       | IDX               | A8 xb                   |
| EORA oprx9,xysp             |                                                                                                                       | IDX1              | A8 xb ff                |
| EORA oprx16,xysp            |                                                                                                                       | IDX2              | A8 xb ee ff             |
| EORA [D,xysp]               |                                                                                                                       | [D,IDX]<br>[IDX2] | A8 xb<br>A8 xb ee ff    |
| EORA [oprx16,xysp]          |                                                                                                                       | [IDX2]            | wo xn ee ii             |
| Notes:                      |                                                                                                                       |                   | l Maria da da cada cada |
|                             | juirements, the program word fetch is performed twice to the sa                                                       | ime address d     | uring this instruction. |
| z. opr roa is an extended a | address specification. Both X and Y point to source operands.                                                         |                   |                         |
|                             |                                                                                                                       |                   |                         |

Operation

Decrement A

Decrement B

(cntr) – 1 ⇒ cntr

(M) – \$01 ⇒ M

 $(A) - \$01 \Rightarrow A$ 

 $(B) - \$01 \Rightarrow B$ 

(SP) – \$0001 ⇒ SP

 $(X) - \$0001 \Rightarrow X$ 

Translates to LEAS -1.SP

Decrement Index Register X

If (cntr) not = 0, then Branch;

(cntr = A, B, D, X, Y, or SP)

**Decrement Memory Location** 

else Continue to next instruction

Decrement Counter and Branch if  $\neq 0$ 

Source Form

DBNE abdxvs. rel9

DEC opr16a

DEC [D,xysp]

DECA

DECB

DES

DEX

DEC oprx0 xvsp

DEC oprx9,xysp

DEC oprx16.xysp

DEC [oprx16,xysp]

rPO

rPf

rPO

frPP fIfrPf

fIPrPf

| OfffffffffO   |
|---------------|
| ORROfffRRfWWP |
| ORPf          |
| ORPO          |
| OfRPP         |
| OfIfRPf       |
| OfIPRPf       |
| ORPW          |
| ORPWO         |
| OfRPWP        |
| OfIfRPW       |
| OfIPRPW       |
| ORPf          |
| ORPO          |
| OfRPP         |
| OfIfRPf       |
| OfIPRPf       |
| ORPW          |
| ORPWO         |
| OfRPWP        |
| OfIfRPW       |
| OfIPRPW       |
| ffO           |
| OfO           |

Access Detail

HCS12

rPwO

rPwO

frPwP

fIfrPw

fIPrPw

fffffffffo

Ρf

rPw

PPP (branch)

PPO (no branch)

SXHI

NZVC

ΔΔΔ

----

\_ \_ \_ \_

Addr.

Mode

REL

(9-bit)

EXT

IDX

IDX1

IDX2

[IDX2]

INH

INH 53

IDX

INH 09

[D.IDX] 63 xb

43

1B 9F

Machine

Coding (hex)

04 lb rr

73 hh 11

63 xb ff

63 xb ee ff

63 xb ee ff

63 xb

|   | -Δ   | E                    |
|---|------|----------------------|
|   | -Δ   |                      |
|   | ΔΔΔΔ | F                    |
|   | ΔΔΔΔ | IE                   |
|   | ΔΔΔΔ |                      |
|   | ΔΔΔΔ | IE                   |
|   | ΔΔΔΔ | 10                   |
|   | ΔΔΔΔ | I                    |
|   | ΔΔΔΔ | 11<br>11<br>11<br>11 |
|   | ΔΔ-Δ | IN                   |
|   | ΔΔ-Δ | L                    |
|   |      | II                   |
| 4 |      |                      |

JMP opr16a

JMP [D,xysp]

JMP oprx0 xysp

JMP oprx9,xysp

JMP oprx16,xysp

JMP [oprx16,xysp]

ΔΔ0-

| EORB opr8a<br>EORB opr16a<br>EORB opr0_xysp<br>EORB oprx9,xysp<br>EORB oprx16,xysp<br>EORB [D,xysp]<br>EORB [oprx16,xysp] | Exclusive-OR B with Memory                                                                                                                                                   |
|---------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ETBL oprx0_xysp                                                                                                           | (M:M+1)+ [(B)×((M+2:M+3) – (M:N-16-Bit Table Lookup and Interpola                                                                                                            |
|                                                                                                                           | Initialize B, and index before ETBI<br><ea> points at first table entry (M:<br/>and B is fractional part of lookup v</ea>                                                    |
|                                                                                                                           | (no indirect addr. modes or extens                                                                                                                                           |
| EXG abcdxys,abcdxys                                                                                                       | (r1) $\Leftrightarrow$ (r2) (if r1 and r2 same size<br>\$00:(r1) $\Rightarrow$ r2 (if r1=8-bit; r2=16-b<br>(r1 <sub>low</sub> ) $\Leftrightarrow$ (r2) (if r1=16-bit; r2=8-b |
|                                                                                                                           | r1 and r2 may be<br>A, B, CCR, D, X, Y, or SP                                                                                                                                |
| FDIV                                                                                                                      | (D) + (X) $\Rightarrow$ X; Remainder $\Rightarrow$ D<br>16 by 16 Bit Fractional Divide                                                                                       |
| IBEQ abdxys, rel9                                                                                                         | (cntr) + 1⇒ cntr<br>If (cntr) = 0, then Branch<br>else Continue to next instruction                                                                                          |
|                                                                                                                           | Increment Counter and Branch if = (cntr = A, B, D, X, Y, or SP)                                                                                                              |
| IBNE abdxys, rel9                                                                                                         | (cntr) + 1⇒ cntr<br>if (cntr) not = 0, then Branch;<br>else Continue to next instruction                                                                                     |
|                                                                                                                           | Increment Counter and Branch if a (cntr = A, B, D, X, Y, or SP)                                                                                                              |
| IDIV                                                                                                                      | (D) + (X) $\Rightarrow$ X; Remainder $\Rightarrow$ D<br>16 by 16 Bit Integer Divide (unsig                                                                                   |
| IDIVS                                                                                                                     | (D) ÷ (X) $\Rightarrow$ X; Remainder $\Rightarrow$ D<br>16 by 16 Bit Integer Divide (signe                                                                                   |
| INC opr16a INC oprx0_xysp INC oprx9,xysp INC oprx16,xysp INC [D,xysp]                                                     | (M) + \$01 ⇒ M<br>Increment Memory Byte                                                                                                                                      |
| INC [oprx16,xysp]                                                                                                         | (A) + \$01 ⇒ A Incre                                                                                                                                                         |
| INCB                                                                                                                      | (B) + \$01 ⇒ B Increi                                                                                                                                                        |
| INS                                                                                                                       | (SP) + \$0001 ⇒ SP<br>Translates to LEAS 1,SP                                                                                                                                |
| INX                                                                                                                       | $(X)$ + \$0001 $\Rightarrow$ X<br>Increment Index Register X                                                                                                                 |
| INY                                                                                                                       | (Y) + \$0001 ⇒ Y<br>Increment Index Register Y                                                                                                                               |

Source Form

EORB #opr8i

EORB opr8a

Access Detail

HCS12

rPf

rPO

rPf

rPO

frPP

fIfrPf

fIPrPf

ORREFEE

Offfffffffo

PPP (branch) PPO (no branch)

PPP (branch)

PPO (no branch)

Offfffffffo

Offfffffffo

rPw0

rPw

rPwO

frPwP

fIfrPw

fIPrPw

Ρf

PPP

PPP

PPP

fPPP

fIfPPP

fIfPPP

SXHI NZVC

---- ΔΔ-Δ

C Bit is undefined

 $-\Delta\Delta\Delta$ 

 $-\Delta 0 \Delta$ 

ΔΔΔΔ

ΔΔΔ-

- Δ - -

- Δ - -

----

\_ \_ \_ \_

\_ \_ \_ \_

\_\_\_\_

in HC12

ΔΔ0-

Machine

Coding (hex)

C8 ii

D8 dd

E8 xb

F8 hh 11

E8 xb ff

E8 xb ee ff

E8 xb ee ff

18 3F xb

B7 eb

18 11

04 lb rr

04 lb rr

18 10

18 15

62 xb

72 hh 11

62 xb ff

62 xb ee ff

62 xb ee ff

Addr.

Mode

IMM

DIR

EXT

IDX

IDX1

IDX2

[IDX2]

IDX

INH

INH

REL

(9-bit)

REL

(9-bit)

INH

INH

EXT

IDX

IDX1

IDX2

[IDX2]

INH

INH

IDX

INH 08

INH 02

EXT

IDX

IDX1

IDX2

[D,IDX] 05 xb

[D,IDX] 62 xb

42

52

1B 81

06 hh 11

05 xb ff

05 xb ee ff

05 xb

[IDX2] 05 xb ee ff

[D.IDX] E8 xb

Operation

 $(B) \oplus (M) \Rightarrow B$ 

Exclusive-OR B with Memory

 $(M:M+1)+[(B)\times((M+2:M+3)-(M:M+1))] \Rightarrow D$ 

(no indirect addr. modes or extensions allowed)

16-Bit Table Lookup and Interpolate

<ea> points at first table entry (M:M+1)

and B is fractional part of lookup value

 $(r1) \Leftrightarrow (r2)$  (if r1 and r2 same size) or

 $00:(r1) \Rightarrow r2$  (if r1=8-bit; r2=16-bit) or

 $(r1_{low}) \Leftrightarrow (r2)$  (if r1=16-bit; r2=8-bit)

else Continue to next instruction Increment Counter and Branch if = 0 (cntr = A, B, D, X, Y, or SP)

Jump

Routine address ⇒ PC

else Continue to next instruction Increment Counter and Branch if ≠ 0

16 by 16 Bit Integer Divide (unsigned) (D)  $\div$  (X)  $\Rightarrow$  X; Remainder  $\Rightarrow$  D

16 by 16 Bit Integer Divide (signed)

Increment Acc. A

Increment Acc. B

Note 1. Due to internal CPU requirements, the program word fetch is performed twice to the same address during this instruction.

<sup>(</sup>if followed by page 2 instruction) offo rPf

| Source Form                         | Operation                                                                 | Addr.<br>Mode   | Machine<br>Coding (hex)     | Access Detail<br>HCS12    | SXHI | NZVC | Source Form                                         | Operation                                                                    | Addr.<br>Mode       | Machine<br>Coding (hex)       | Access Detail<br>HCS12 | SXHI | NZVC    |
|-------------------------------------|---------------------------------------------------------------------------|-----------------|-----------------------------|---------------------------|------|------|-----------------------------------------------------|------------------------------------------------------------------------------|---------------------|-------------------------------|------------------------|------|---------|
| JSR opr8a                           | (SP) – 2 ⇒ SP;                                                            | DIR             | 17 dd                       | SPPP                      |      |      | LDS #opr16i                                         | (M:M+1) ⇒ SP                                                                 | IMM                 | CF jj kk                      | PO                     |      | ΔΔ0-    |
| JSR opr16a                          | $RTN_H:RTN_I \Rightarrow M_{(SP)}:M_{(SP+1)}$                             | EXT             | 16 hh 11                    | SPPP                      |      |      | LDS opr8a                                           | Load Stack Pointer                                                           | DIR                 | DF dd                         | RPf                    |      |         |
| JSR oprx0_xysp                      | Subroutine address ⇒ PC                                                   | IDX             | 15 xb<br>15 xb ff           | PPPS                      |      |      | LDS opr16a                                          |                                                                              | EXT<br>IDX          | FF hh ll                      | RPO<br>RPf             |      |         |
| JSR oprx9,xysp<br>JSR oprx16,xysp   | Jump to Subroutine                                                        | IDX1<br>IDX2    | 15 xb ii<br>15 xb ee ff     | PPPS<br>fPPPS             |      |      | LDS oprx0_xysp<br>LDS oprx9,xysp                    |                                                                              | IDX<br>IDX1         | EF xb<br>EF xb ff             | RPO                    |      |         |
| JSR [D,xysp]                        |                                                                           | [D,IDX]         | 15 xb                       | fIfPPPS                   |      |      | LDS oprx16,xysp                                     |                                                                              | IDX2                | EF xb ee ff                   | fRPP                   |      |         |
| JSR [oprx16,xysp]                   |                                                                           | [IDX2]          | 15 xb ee ff                 | fIfPPPS                   |      |      | LDS [D,xysp]<br>LDS [oprx16,xysp]                   |                                                                              | [D,IDX]<br>[IDX2]   | EF xb<br>EF xb ee ff          | fIfRPf<br>fIPRPf       |      |         |
| LBCC rel16                          | Long Branch if Carry Clear (if C = 0)                                     | REL             | 18 24 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDX #opr16i                                         | (M:M+1) ⇒ X                                                                  | IMM                 | CE jj kk                      | PO                     |      | ΔΔ0-    |
| LBCS rel16                          | Long Branch if Carry Set (if C = 1)                                       | REL             | 18 25 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDX ppr8a                                           | Load Index Register X                                                        | DIR                 | DE dd                         | RPf                    |      | ΔΔ0-    |
| LBEQ rel16                          | Long Branch if Equal (if Z = 1)                                           | REL             | 18 27 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDX opr16a                                          |                                                                              | EXT                 | FE hh ll                      | RPO                    |      |         |
| LBGE rel16                          | Long Branch Greater Than or Equal (if $N \oplus V = 0$ ) (signed)         | REL             | 18 2C qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDX oprx0_xysp<br>LDX oprx9,xysp<br>LDX oprx16,xysp |                                                                              | IDX<br>IDX1<br>IDX2 | EE xb ff EE xb ee ff          | RPf<br>RPO<br>fRPP     |      |         |
| LBGT rel16                          | Long Branch if Greater Than (if $Z + (N \oplus V) = 0$ ) (signed)         | REL             | 18 2E qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDX (D,xysp)<br>LDX [D,xysp]<br>LDX [oprx16,xysp]   |                                                                              | [D,IDX]<br>[IDX2]   | EE xb<br>EE xb ee ff          | fIfRPf<br>fIPRPf       |      |         |
| LBHI rel16                          | Long Branch if Higher<br>(if C + Z = 0) (unsigned)                        | REL             | 18 22 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDY #opr16i<br>LDY opr8a                            | (M:M+1) ⇒ Y<br>Load Index Register Y                                         | IMM<br>DIR          | CD jj kk<br>DD dd             | PO<br>RPf              |      | ΔΔ0-    |
| LBHS rel16                          | Long Branch if Higher or Same                                             | REL             | 18 24 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDY opr16a                                          |                                                                              | EXT                 | FD hh ll                      | RPO                    |      |         |
|                                     | (if C = 0) (unsigned)                                                     |                 |                             |                           |      |      | LDY oprx0_xysp<br>LDY oprx9,xysp                    |                                                                              | IDX<br>IDX1         | ED xb<br>ED xb ff             | RPf<br>RPO             |      |         |
| 1015 110                            | same function as LBCC                                                     | 551             |                             | 1                         |      |      | LDY oprx16,xysp                                     |                                                                              | IDX1                | ED xb ee ff                   | fRPP                   |      |         |
| LBLE rel16                          | Long Branch if Less Than or Equal (if $Z + (N \oplus V) = 1$ ) (signed)   | REL             | 18 2F qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LDY [D,xysp]<br>LDY [oprx16,xysp]                   |                                                                              | [D,IDX]<br>[IDX2]   | ED xb<br>ED xb ee ff          | fIfRPf<br>fIPRPf       |      |         |
| LBLO rel16                          | Long Branch if Lower<br>(if C = 1) (unsigned)                             | REL             | 18 25 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LEAS oprx0_xysp                                     | Effective Address ⇒ SP                                                       | IDX                 | 1B xb                         | Pf                     |      |         |
|                                     | same function as LBCS                                                     |                 |                             |                           |      |      | LEAS oprx9,xysp<br>LEAS oprx16,xysp                 | Load Effective Address into SP                                               | IDX1<br>IDX2        | 1B xb ff<br>1B xb ee ff       | PO<br>PP               |      |         |
| LBLS rel16                          | Long Branch if Lower or Same (if C + Z = 1) (unsigned)                    | REL             | 18 23 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LEAX oprx0_xysp                                     | Effective Address ⇒ X                                                        | IDX                 | 1A xb                         | Pf                     |      |         |
| LBLT rel16                          | Long Branch if Less Than                                                  | REL             | 18 2D qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LEAX oprx9,xysp<br>LEAX oprx16,xysp                 | Load Effective Address into X                                                | IDX1<br>IDX2        | 1A xb ff<br>1A xb ee ff       | PO<br>PP               |      |         |
| LDLU //o                            | (if N ⊕ V = 1) (signed)                                                   | 551             |                             | 1                         |      |      | LEAY oprx0_xysp                                     | Effective Address ⇒ Y                                                        | IDX                 | 19 xb                         | Pf                     |      |         |
| LBMI rel16                          | Long Branch if Minus (if N = 1)                                           | REL             | 18 2B qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LEAY oprx9,xysp<br>LEAY oprx16,xysp                 | Load Effective Address into Y                                                | IDX1<br>IDX2        | 19 xb ff<br>19 xb ee ff       | PO<br>PP               |      |         |
| LBNE rel16                          | Long Branch if Not Equal (if Z = 0)                                       | REL             | 18 26 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LSL opr16a                                          | <b>—</b>                                                                     | EXT                 | 78 hh 11                      | rPwO                   |      | ΔΔΔΔ    |
| LBPL rel16                          | Long Branch if Plus (if N = 0)                                            | REL             | 18 2A qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LSL oprx0_xysp                                      | <b>□■</b> □□□□□■□                                                            | IDX                 | 68 xb                         | rPw                    |      |         |
| LBRA rel16                          | Long Branch Always (if 1=1)                                               | REL             | 18 20 qq rr                 | OPPP                      |      |      | LSL oprx9,xysp<br>LSL oprx16,xysp                   | C b7 b0<br>Logical Shift Left                                                | IDX1<br>IDX2        | 68 xb ff<br>68 xb ee ff       | rPwO<br>frPPw          |      |         |
| LBRN rel16                          | Long Branch Never (if 1 = 0)                                              | REL             | 18 21 qq rr                 | OPO 1                     |      |      | LSL [D,xysp]                                        | same function as ASL                                                         | [D,IDX]             | 68 xb                         | fIfrPw                 |      |         |
| LBVC rel16                          | Long Branch if Overflow Bit Clear (if V=0)                                | REL             | 18 28 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LSL [oprx16,xysp]<br>LSLA                           | Logical Chift Accumulator A to Left                                          | [IDX2]<br>INH       | 68 xb ee ff                   | fIPrPw                 |      |         |
| LBVS rel16                          | Long Branch if Overflow Bit Set (if V = 1)                                | REL             | 18 29 qq rr                 | OPPP/OPO <sup>1</sup>     |      |      | LSLB                                                | Logical Shift Accumulator A to Left Logical Shift Accumulator B to Left      | INH                 | 58                            | 0                      |      |         |
| LDAA #opr8i<br>LDAA opr8a           | (M) ⇒ A<br>Load Accumulator A                                             | IMM<br>DIR      | 86 ii<br>96 dd              | P<br>rPf                  |      | ΔΔ0- | LSLD                                                | <b>← ←</b>                                                                   | INH                 | 59                            | 0                      |      | ΔΔΔΔ    |
| LDAA opr16a                         | Load Accumulator A                                                        | EXT             | B6 hh 11                    | rPO                       |      |      |                                                     | <b>□◆</b> □□□□ <b>◆</b> □                                                    |                     |                               |                        |      |         |
| LDAA oprx0_xysp                     |                                                                           | IDX             | A6 xb                       | rPf                       |      |      |                                                     | C b7 A b0 b7 B b0                                                            |                     |                               |                        |      |         |
| LDAA oprx9,xysp<br>LDAA oprx16,xysp |                                                                           | IDX1<br>IDX2    | A6 xb ff<br>A6 xb ee ff     | rPO<br>frPP               |      |      |                                                     | Logical Shift Left D Accumulator same function as ASLD                       |                     |                               |                        |      |         |
| LDAA [D,xysp]                       |                                                                           | [D,IDX]         | A6 xb                       | fIfrPf                    |      |      | LSR opr16a                                          |                                                                              | EXT                 | 74 hh 11                      | rPwO                   |      | 0 Δ Δ Δ |
| LDAA [oprx16,xysp]                  |                                                                           | [IDX2]          | A6 xb ee ff                 | fIPrPf                    |      |      | LSR oprx0_xysp                                      | 0 -                                                                          | IDX                 | 64 xb                         | rPw                    |      |         |
|                                     | $(M) \Rightarrow B$                                                       | IMM             | C6 ii                       | P                         |      | ΔΔ0- | LSR oprx9,xysp                                      | b7 b0 C                                                                      | IDX1                | 64 xb ff                      | rPwO                   |      |         |
| LDAB opr8a<br>LDAB opr16a           | Load Accumulator B                                                        | DIR<br>EXT      | D6 dd<br>F6 hh 11           | rPf<br>rPO                |      |      | LSR oprx16,xysp<br>LSR [D,xysp]                     | Logical Shift Right                                                          | IDX2<br>[D,IDX]     | 64 xb ee ff<br>64 xb          | frPwP<br>fIfrPw        |      |         |
| LDAB oprx0_xysp                     |                                                                           |                 | E6 xb                       | rPf                       |      |      | LSR [oprx16,xysp]                                   |                                                                              | [IDX2]              | 64 xb ee ff                   | fIPrPw                 |      |         |
| LDAB oprx9,xysp                     |                                                                           |                 | E6 xb ff                    | rPO                       |      |      | LSRA<br>LSRB                                        | Logical Shift Accumulator A to Right<br>Logical Shift Accumulator B to Right | INH<br>INH          | 44<br>54                      | 0                      |      |         |
| LDAB oprx16,xysp<br>LDAB [D,xysp]   |                                                                           | IDX2<br>[D,IDX] | E6 xb ee ff<br>E6 xb        | frPP<br>fIfrPf            |      |      |                                                     | Logical Stillt Accultulator B to Right                                       |                     |                               |                        |      | 0 4 4 4 |
| LDAB [oprx16,xysp]                  |                                                                           |                 | E6 xb ee ff                 | fIPrPf                    |      |      | LSRD                                                | 0                                                                            | INH                 | 49                            | 0                      |      | 0 Δ Δ Δ |
| LDD #opr16i                         | (M:M+1) ⇒ A:B                                                             | IMM             | CC jj kk                    | PO                        |      | ΔΔ0- |                                                     | b7 A b0 b7 B b0 C                                                            |                     |                               |                        |      |         |
| LDD <i>opr8a</i>                    | Load Double Accumulator D (A:B)                                           | DIR             | DC dd                       | RPf                       |      |      |                                                     | Logical Shift Right D Accumulator                                            |                     |                               |                        |      |         |
| LDD opr16a<br>LDD oprx0_xysp        |                                                                           | EXT<br>IDX      | FC hh 11<br>EC xb           | RPO<br>RPf                |      |      | MAXA oprx0_xysp                                     | $MAX((A), (M)) \Rightarrow A$                                                | IDX                 | 18 18 xb<br>18 18 xb ff       | OrPf                   |      | ΔΔΔΔ    |
| LDD oprx9,xysp                      |                                                                           |                 | EC xb ff                    | RPO                       |      |      | MAXA oprx9,xysp<br>MAXA oprx16,xysp                 | MAX of 2 Unsigned 8-Bit Values                                               | IDX1<br>IDX2        | 18 18 xb ff<br>18 18 xb ee ff | OrPO<br>OfrPP          |      |         |
| LDD oprx16,xysp                     |                                                                           | IDX2            | EC xb ee ff                 | fRPP                      |      |      | MAXA [D,xysp]                                       | N, Z, V and C status bits reflect result of                                  |                     | 18 18 xb                      | OfIfrPf                |      |         |
| LDD [D,xysp]<br>LDD [oprx16,xysp]   |                                                                           |                 | EC xb<br>EC xb ee ff        | fIfRPf<br>fIPRPf          |      |      | MAXA [oprx16,xysp]                                  | internal compare ((A) – (M)).                                                | [IDX2]              | 18 18 xb ee ff                | OfIPrPf                |      |         |
|                                     | <br>sinstruction takes four cycles to refill the instruction queue if the | . ,             |                             |                           |      |      | Note 1. Due to internal CPU requ                    | uirements, the program word fetch is performed twice to the sam              | ne address          | during this instruction.      |                        | _    |         |
| I NOTO 1. OF FEMALES HIS            | i manachori takea iour cyclea to refill the manachori queue il the        | viaiivii i3 la  | akon ana unce cycles II III | C DIGITION IS NOT LANCII. |      |      |                                                     |                                                                              |                     |                               |                        |      |         |

| Mode Standing   Mode   Mode Standing   Mode      | Source Form                                                                  | Operation                                                                   | Addr.<br>Mode                  | Machine<br>Coding (hex)                   | Access Detail<br>HCS12       | SXHI | NZVC    | Source Form                                                     | Operation                                                                                                                        | Addr.<br>Mode     | Machine<br>Coding (hex)    | Access Detail<br>HCS12    | SXHI      | NZVC                                                                      |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------|--------------------------------|-------------------------------------------|------------------------------|------|---------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------------------|---------------------------|-----------|---------------------------------------------------------------------------|
| Section   Control   Cont     | MAXM oprx9,xysp<br>MAXM oprx16,xysp<br>MAXM [D,xysp]                         | MAX of 2 Unsigned 8-Bit Values  N, Z, V and C status bits reflect result of | IDX1<br>IDX2<br>[D,IDX]        | 18 1C xb ff<br>18 1C xb ee ff<br>18 1C xb | OrPwO<br>OfrPwP<br>OfIfrPw   |      | ΔΔΔΔ    | ORAB opr8a<br>ORAB opr16a<br>ORAB oprx0_xysp<br>ORAB oprx9,xysp |                                                                                                                                  | DIR<br>EXT<br>IDX | DA dd<br>FA hh 11<br>EA xb | rPO<br>rPf                |           | ΔΔ0-                                                                      |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MEM                                                                          |                                                                             | Special                        | 01                                        | RRfOw                        | ?-   | ????    | ORAB [D,xysp]                                                   |                                                                                                                                  | [D,IDX]           | EA xb                      | fIfrPf                    |           |                                                                           |
| A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                              | $\mu = MIN[((A) - P1) \times S1, (P2 - (A)) \times S2, FF]$                 |                                |                                           |                              |      |         | ORCC #opr8i                                                     |                                                                                                                                  | IMM               | 14 ii                      | P                         | 1 – 11 11 | $\uparrow \uparrow \uparrow \uparrow \uparrow \uparrow \uparrow \uparrow$ |
| Mink According from Standard squared according and squared s     |                                                                              | A = current crisp input value;                                              |                                |                                           |                              |      |         |                                                                 | Push Accumulator A onto Stack                                                                                                    |                   | 36                         |                           |           |                                                                           |
| MAN Agroup Agree   MAN Agroup A     |                                                                              | Y points at fuzzy input (RAM location).                                     |                                |                                           |                              |      |         |                                                                 | Push Accumulator B onto Stack                                                                                                    |                   |                            |                           |           |                                                                           |
| Mink Agents (agg)   Mink     |                                                                              | $MIN((A), (M)) \Rightarrow A$                                               |                                |                                           |                              |      | ΔΔΔΔ    |                                                                 | Push CCR onto Stack                                                                                                              |                   | 39                         | Os                        |           |                                                                           |
| Manual Companies (A) - (A)   Manual Compani     | MINA oprx16,xysp                                                             |                                                                             | IDX2                           | 18 19 xb ee ff                            | OfrPP                        |      |         |                                                                 | Push D Accumulator onto Stack                                                                                                    |                   |                            |                           |           |                                                                           |
| Mink   Gords   App   Mink   2 bisisped & Bit Values   DIV.   1 to 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MINA [oprx16,xysp]                                                           | internal compare ((A) – (M)).                                               | . ,                            |                                           | OfIPrPf                      |      | A A A A | 41                                                              |                                                                                                                                  | INH               | 34                         | os                        |           |                                                                           |
| Mink   Mink   Seption   Company        | MINM oprx9,xysp<br>MINM oprx16,xysp                                          | MIN of 2 Unsigned 8-Bit Values                                              | IDX1<br>IDX2                   | 18 1D xb ff<br>18 1D xb ee ff             | OrPwO<br>OfrPwP              |      |         | PSHY                                                            |                                                                                                                                  | INH               | 35                         | os                        |           |                                                                           |
| MOVE sports, appeal, sport   Move (in Hill)   Move (in      |                                                                              |                                                                             |                                |                                           |                              |      |         | PULA                                                            | $(M_{(SP)}) \Rightarrow A$ ; $(SP) + 1 \Rightarrow SP$<br>Pull Accumulator A from Stack                                          | INH               | 32                         | uf0                       |           |                                                                           |
| MOVE grant yang parties   MOVE grant yang      | MOVB #opr8i, oprx0_xysp1                                                     |                                                                             | IMM-IDX                        | 18 08 xb ii                               | OPwO                         |      |         | PULB                                                            | Pull Accumulator B from Stack                                                                                                    | INH               | 33                         | uf0                       |           |                                                                           |
| MAM-EXT agent fail   MAM-EXT   Separate profile   MAM-EXT   Separate pro     | MOVB opr16a, oprx0_xysp <sup>1</sup><br>MOVB oprx0_xysp, opr16a <sup>1</sup> |                                                                             | EXT-IDX                        | 18 09 xb hh 11                            | OPrPw                        |      |         |                                                                 | Pull CCR from Stack                                                                                                              | INH               | 38                         | uf0                       | ΔΨΔΔ      | ΔΔΔΔ                                                                      |
| Moderation   Mod     |                                                                              | (M·M+1₁) ⇒ M·M+1₂                                                           |                                |                                           |                              |      |         | PULD                                                            | $(M_{(SP)}:M_{(SP+1)}) \Rightarrow A:B; (SP) + 2 \Rightarrow SP$<br>Pull D from Stack                                            | INH               | 3A                         | UfO                       |           |                                                                           |
| MOVW opnd_ysp, opnd_ysp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MOVW #opr16i, oprx0_xysp <sup>1</sup><br>MOVW opr16a, opr16a <sup>1</sup>    |                                                                             | IMM-IDX<br>EXT-EXT             | 18 00 xb jj kk<br>18 04 hh 11 hh 13       | OPPW<br>L ORPWPO             |      |         | PULX                                                            |                                                                                                                                  | INH               | 30                         | UfO                       |           |                                                                           |
| MUL   S   A   A   B   B   A   B   B   B   B   B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | MOVW oprx0_xysp, opr16a1                                                     |                                                                             | IDX-EXT                        | 18 05 xb hh 11                            | ORPWP                        |      |         |                                                                 | Pull Index Register Y from Stack                                                                                                 | INH               | 31                         | UfO                       |           |                                                                           |
| NEG oprofile   NEG oprofile   NEG oprofile   Negate         |                                                                              |                                                                             |                                | 12                                        | 0                            |      | Δ       | REV                                                             | Find smallest rule input (MIN).                                                                                                  | Special           | 18 3A                      | (exit + re-entry replaces |           | ??∆?                                                                      |
| NEG [ $D_{NYSP}$ ] $O_{NEG}$ | NEG oprx0_xysp                                                               |                                                                             | IDX                            | 60 xb                                     | rPw                          |      | ΔΔΔΔ    | -                                                               | (MAX).                                                                                                                           |                   |                            |                           |           |                                                                           |
| NEGB   Negate Accumulator B   No Operation   NH   A7   O   O   O   O   O   O   O   O   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NEG [D,xysp]<br>NEG [oprx16,xysp]                                            | ` ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' ' '                                       | [D,IDX]<br>[IDX2]              | 60 xb<br>60 xb ee ff                      | fIfrPw<br>fIPrPw             |      |         |                                                                 | Each rule output is an 8-bit offset from the base address in Y.<br>\$FE separates rule inputs from rule outputs. \$FF terminates |                   |                            |                           |           |                                                                           |
| NOP No Operation INH A7 O A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | NEGB                                                                         | $0 - (B) \Rightarrow B$ equivalent to $(\overline{B}) + 1 \Rightarrow B$    | INH                            | 50                                        | 0                            |      |         |                                                                 |                                                                                                                                  |                   |                            |                           |           |                                                                           |
| ORAA #opr8i (A) + (M) ⇒ A (IMM BA ii P ΔΔ0 − ORAA opr8a ORAA opr8a ORAA opr8a ORAA opr8a ORAA opr8a ORAA opr8a ORAA oprx0.xysp ORAA oprx0.xysp ORAA oprx0.xysp ORAA oprx0.xysp ORAA oprx16.xysp ORAA oprx16.xysp ORAA oprx16.xysp ORAA (D.xysp) ORAA (D.xysp) ORAA (D.xysp) ORAA (D.xysp) (IDX1 AA xb ff rpp AA xb ee ff frpp ORAA (D.xysp) (IDX2 AA xb ee ff frpp IDX2 AA xb ee ff frpp IDX3 AA xb ee ff frpp IDX4 AA xb ee ff frpp IDX5 AA xb            | NOP                                                                          |                                                                             | INH                            | A7                                        | 0                            |      |         | REVW                                                            |                                                                                                                                  | Special           | 18 3B                      | ORf(t,Tx)O                | ?-        | ??∆!                                                                      |
| ORAA oprx0_xysp ORAA oprx0_xysp ORAA oprx0_xysp ORAA oprx16,xysp ORAA (D,xysp) ORAA (D,xysp) ORAA [D,xysp] ORAA [Oprx16,xysp] O   | ORAA opr8a                                                                   | $(A) + (M) \Rightarrow A$                                                   | DIR                            | 9A dd                                     |                              |      | ΔΔ0-    | -                                                               | Store to rule outputs unless fuzzy output is already larger                                                                      |                   |                            | 1, ,                      | nabled)   |                                                                           |
| Note 1. The first operand in the source code statement specifies the source for the move.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ORAA oprx0_xysp<br>ORAA oprx9,xysp<br>ORAA oprx16,xysp<br>ORAA [D,xysp]      |                                                                             | IDX<br>IDX1<br>IDX2<br>[D,IDX] | AA xb<br>AA xb ff<br>AA xb ee ff<br>AA xb | rPf<br>rPO<br>frPP<br>fIfrPf |      |         |                                                                 | Each rule input is the 16-bit address of a fuzzy input. Each rule output is the 16-bit address of a fuzzy output. The value      |                   |                            | above if interrupted)     | comma     |                                                                           |
| I I KE VW may de inietrupied.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Note 1. The first operand in the so                                          | ource code statement specifies the source for the move.                     |                                |                                           |                              |      |         |                                                                 | nates the rule list.  REVW may be interrupted.                                                                                   |                   |                            |                           |           |                                                                           |

| Source Form                                                                                                                               | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Addr.<br>Mode                                                 | Machine<br>Coding (hex)                                                                | Access Detail<br>HCS12                                | ѕхні | NZVC | Source Form                                                                                                               | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Addr.<br>Mode                                          | Machine<br>Coding (hex)                                                             | Access Detail<br>HCS12                                        | SXHI | NZVC |
|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------|------|------|---------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------|------|------|
|                                                                                                                                           | C b7 b0  Rotate Memory Left through Carry  Rotate A Left through Carry  Rotate B Left through Carry                                                                                                                                                                                                                                                                                                                                                                                               | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | 75 hh 11<br>65 xb<br>65 xb ff<br>65 xb ee ff<br>65 xb<br>65 xb ee ff<br>45<br>55       | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIfrPw<br>O |      | ΔΔΔΔ | STAA opr16a<br>STAA oprx0_xysp<br>STAA oprx16,xysp<br>STAA oprx16,xysp<br>STAA [D,xysp]<br>STAA [oprx16,xysp]             | (A) ⇒ M<br>Store Accumulator A to Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5A dd<br>7A hh ll<br>6A xb<br>6A xb ff<br>6A xb ee ff<br>6A xb ee ff                | Pw<br>PwO<br>Pw<br>PwO<br>PwP<br>Pifw<br>Pifw                 |      | ΔΔ0- |
| ROR opr16a<br>ROR oprx0_xysp<br>ROR oprx9,xysp<br>ROR oprx16,xysp<br>ROR [D.xysp]<br>ROR [oprx16,xysp]                                    | b7 b0 C Rotate Memory Right through Carry                                                                                                                                                                                                                                                                                                                                                                                                                                                         | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH        | 76 hh 11 66 xb 66 xb ff 66 xb ee ff 66 xb ee ff 46                                     | rPwO<br>rPw<br>rPwO<br>frPwP<br>fIfrPw<br>fIfrPw      |      | ΔΔΔΔ | STAB oprx0_xysp<br>STAB oprx9,xysp<br>STAB oprx16,xysp<br>STAB [D,xysp]<br>STAB [oprx16,xysp]                             | (B) ⇒ M<br>Store Accumulator B to Memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                   | 5B dd<br>7B hh ll<br>6B xb<br>6B xb ff<br>6B xb ee ff<br>6B xb ee ff                | Pw<br>PwO<br>Pw<br>PwO<br>PwP<br>PIfw<br>PIPw                 |      |      |
| RORB<br>RTC                                                                                                                               | Rotate B Right through Carry $(M_{(SP)}) \Rightarrow PPAGE; (SP) + 1 \Rightarrow SP;$ $(M_{(SP)}:M_{(SP+1)}) \Rightarrow PC_H:PC_L;$ $(SP) + 2 \Rightarrow SP$                                                                                                                                                                                                                                                                                                                                    | INH                                                           | 56<br>0A                                                                               | 0<br>0<br>uUnfPPP                                     |      |      | STD opr8a STD opr16a STD oprx0_xysp STD oprx9,xysp STD oprx16,xysp                                                        | $(A) \Rightarrow M, (B) \Rightarrow M+1$<br>Store Double Accumulator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2                      | 5C dd<br>7C hh 11<br>6C xb<br>6C xb ff<br>6C xb ee ff                               | PW<br>PWO<br>PW<br>PWO<br>PWP                                 |      | ΔΔ0- |
| RTI                                                                                                                                       | $ \begin{array}{l} \text{Return from Call} \\ \hline (M_{(SP)}) \Rightarrow \text{CCR: (SP)} + 1 \Rightarrow \text{SP} \\ (M_{(SP):}M_{(SP+1)}) \Rightarrow \text{B:A: (SP)} + 2 \Rightarrow \text{SP} \\ (M_{(SP):}M_{(SP+1)}) \Rightarrow X_{H}:X_{L}: (SP) + 4 \Rightarrow \text{SP} \\ (M_{(SP):}M_{(SP+1)}) \Rightarrow \text{PC}_{H}:\text{PC}_{L}: (SP) - 2 \Rightarrow \text{SP} \\ (M_{(SP):}M_{(SP+1)}) \Rightarrow Y_{H}:Y_{L}: (SP) + 4 \Rightarrow \text{SP} \\ \hline \end{array} $ | INH                                                           | 0B                                                                                     | uUUUUPPP  (with interrupt pending) uUUUUV£PPP         | ΔΨΔΔ | ΔΔΔΔ | STD [D,xysp] STD [oprx16,xysp] STOP                                                                                       | $\begin{split} &(SP)-2\Rightarrow SP;\\ &RTN_H:RTN_L\Rightarrow M_{(SP)}:M_{(SP+1)};\\ &(SP)-2\Rightarrow SP:(Y_H:Y_L)\Rightarrow M_{(SP)}:M_{(SP+1)};\\ &(SP)-2\Rightarrow SP:(X_H:X_L)\Rightarrow M_{(SP)}:M_{(SP+1)};\\ &(SP)-2\Rightarrow SP:(X_H:X_L)\Rightarrow M_{(SP)}:M_{(SP+1)};\\ \end{split}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | [D,IDX]<br>[IDX2]<br>INH                               | 6C xb<br>6C xb ee ff<br>18 3E                                                       | PIFW<br>PIPW<br>(entering STOP)<br>OOSSSSsf<br>(exiting STOP) |      |      |
| RTS                                                                                                                                       | Return from Interrupt $(M_{(SP)}:M_{(SP+1)}) \Rightarrow PC_H:PC_L:$ $(SP) + 2 \Rightarrow SP$ Return from Subroutine                                                                                                                                                                                                                                                                                                                                                                             | INH                                                           | 3D                                                                                     | UfPPP                                                 |      |      | -                                                                                                                         | $(SP) - 2 \Rightarrow SP$ ; $(B:A) \Rightarrow M(SP)$ ; $(SP) - 1 \Rightarrow SP$ ; $(CCR) \Rightarrow M(SP)$ ; $(SP) - 1 \Rightarrow SP$ ; $(CCR) \Rightarrow M(SP)$ ; $(SP) = M(SP)$ ; $(SP) =$ |                                                        |                                                                                     | fvfppp<br>(continue)<br>ff                                    |      |      |
| SBA                                                                                                                                       | (A) – (B) ⇒ A<br>Subtract B from A                                                                                                                                                                                                                                                                                                                                                                                                                                                                | INH                                                           | 18 16                                                                                  | 00                                                    |      | ΔΔΔΔ | <del>,</del>                                                                                                              | Registers stacked to allow quicker recovery by interrupt.  If S control bit = 1, the STOP instruction is disabled and acts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                        |                                                                                     | (if STOP disabled)                                            |      |      |
| SBCA #opr8i<br>SBCA opr8a<br>SBCA opr16a<br>SBCA oprx0_xysp<br>SBCA oprx9,xysp<br>SBCA oprx16,xysp<br>SBCA [D,xysp]<br>SBCA [oprx16,xysp] | (A) – (M) – C $\Rightarrow$ A<br>Subtract with Borrow from A                                                                                                                                                                                                                                                                                                                                                                                                                                      | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | 82 ii<br>92 dd<br>B2 hh 11<br>A2 xb<br>A2 xb ff<br>A2 xb ee ff<br>A2 xb ee ff<br>A2 xb | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                  |      | ΔΔΔΔ | STS opr8a<br>STS opr16a<br>STS oprx0_xysp<br>STS oprx9,xysp<br>STS oprx16,xysp<br>STS [D,xysp]<br>STS [0,prx16,xysp]      | like a two-cycle NOP.  (SP <sub>H</sub> :SP <sub>L</sub> ) ⇒ M:M+1  Store Stack Pointer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5F dd<br>7F hh ll<br>6F xb<br>6F xb ff<br>6F xb ee ff<br>6F xb ee ff                | PW PWO PW PWO PWP PIfW PIPW                                   |      | ΔΔ0- |
| SBCB #opr8i<br>SBCB opr8a<br>SBCB opr16a<br>SBCB oprx0_xysp<br>SBCB oprx9,xysp<br>SBCB oprx16,xysp<br>SBCB [D,xysp]<br>SBCB [oprx16,xysp] | (B) – (M) – C $\Rightarrow$ B<br>Subtract with Borrow from B                                                                                                                                                                                                                                                                                                                                                                                                                                      | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2]                      | C2 ii D2 dd F2 hh 11 E2 xb E2 xb ff E2 xb ee ff E2 xb E2 xb ee ff                      | P rPf rPO rPf rPO frPP fIfrPf fIPrPf                  |      | ΔΔΔΔ | STX opr8a STX opr16a STX oprx0_xysp STX oprx9,xysp STX oprx16,xysp STX [D,xysp] STX [D,rx16,xysp] STY [D,rx16,xysp]       | $(X_H:X_L) \Rightarrow M:M+1$<br>Store Index Register X<br>$(Y_H:Y_1) \Rightarrow M:M+1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2] | 5E dd<br>7E hh 11<br>6E xb<br>6E xb ff<br>6E xb ee ff<br>6E xb ee ff<br>6E xb ee ff | PW PWO PW PWO PWP PIfW PIPW                                   |      | ΔΔ0- |
| SEC                                                                                                                                       | 1 ⇒ C<br>Translates to ORCC #\$01                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IMM                                                           | 14 01                                                                                  | P                                                     |      | 1    | STY opr16a<br>STY oprx0_xysp                                                                                              | Store Index Register Y                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | EXT<br>IDX                                             | 7D hh 11<br>6D xb                                                                   | PWO<br>PW                                                     |      |      |
| SEI                                                                                                                                       | 1 ⇒ I; (inhibit I interrupts)  Translates to ORCC #\$10                                                                                                                                                                                                                                                                                                                                                                                                                                           | IMM                                                           | 14 10                                                                                  | P                                                     | 1    |      | STY oprx9,xysp<br>STY oprx16,xysp<br>STY [D,xysp]                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | IDX1<br>IDX2                                           | 6D xb ff<br>6D xb ee ff<br>6D xb                                                    | PWO<br>PWP<br>PIfW                                            |      |      |
| SEV                                                                                                                                       | 1 ⇒ V<br>Translates to ORCC #\$02                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | IMM                                                           | 14 02                                                                                  | P                                                     |      | 1-   | STY [oprx16,xysp]  SUBA #opr8i                                                                                            | $(A) - (M) \Rightarrow A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | [IDX2]                                                 | 6D xb ee ff<br>80 ii                                                                | PIPW                                                          |      | ΔΔΔΔ |
|                                                                                                                                           | \$00:(r1) ⇒ r2 if r1, bit 7 is 0 or<br>\$FF:(r1) ⇒ r2 if r1, bit 7 is 1<br>Sign Extend 8-bit r1 to 16-bit r2<br>r1 may be A, B, or CCR<br>r2 may be D, X, Y, or SP<br>Alternate mnemonic for TFR r1, r2                                                                                                                                                                                                                                                                                           | INH                                                           | B7 eb                                                                                  | P                                                     |      |      | SUBA opråa<br>SUBA opråa<br>SUBA oprx0_xysp<br>SUBA oprx0_xysp<br>SUBA oprx16,xysp<br>SUBA [D,xysp]<br>SUBA [oprx16,xysp] | Subtract Memory from Accumulator A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | DIR<br>EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]           | 90 dd<br>B0 hh 11<br>A0 xb<br>A0 xb ff<br>A0 xb ee ff<br>A0 xb ee ff                | rPf rP0 rPf rP0 frP0 frPp fIfrPf fIPrPf                       |      |      |

| Source Form                                                                                                                                 | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Addr.<br>Mode                            | Machine<br>Coding (hex)                                                                   | Access Detail<br>HCS12                     | SXHI             | NZVC  |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------|--------------------------------------------|------------------|-------|
| SUBB #opr8i<br>SUBB opr8a<br>SUBB opr16a<br>SUBB oprx0_xysp<br>SUBB oprx9,xysp<br>SUBB oprx16,xysp<br>SUBB [D,xysp]<br>SUBB [oprx16,xysp]   | $\begin{array}{l} \text{(B)} - \text{(M)} \Rightarrow \text{B} \\ \text{Subtract Memory from Accumulator B} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                       | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | C0 ii D0 dd F0 hh ll E0 xb E0 xb ff E0 xb ee ff E0 xb E0 xb ee ff                         | P rPf rPO rPf rPO frpp firpp fifrpf fiPrpf |                  | ΔΔΔΔ  |
| SUBD #opr16i<br>SUBD opr8a<br>SUBD opr16a<br>SUBD oprx0_xysp<br>SUBD oprx16,xysp<br>SUBD oprx16,xysp<br>SUBD [D,xysp]<br>SUBD [oprx16,xysp] | (D) – (M:M+1) ⇒ D<br>Subtract Memory from D (A:B)                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | IMM DIR EXT IDX IDX1 IDX2 [D,IDX] [IDX2] | 83 jj kk<br>93 dd<br>B3 hh ll<br>A3 xb<br>A3 xb ff<br>A3 xb ee ff<br>A3 xb<br>A3 xb ee ff | PO RPf RPO RPf RPO fRPP fIfRPf fIPRPf      |                  | ΔΔΔΔ  |
| SWI                                                                                                                                         | $ \begin{array}{l} (SP) - 2 \Rightarrow SP; \\ RTN_H:RTN_L \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 2 \Rightarrow SP; (Y_H:Y_L) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 2 \Rightarrow SP; (X_H:X_L) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 2 \Rightarrow SP; (B:A) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 1 \Rightarrow SP; (CCR) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 1 \Rightarrow SP; (CCR) \Rightarrow M_{(SP)}; \\ 1 \Rightarrow I; (SWI Vector) \Rightarrow PC \\ Software Interrupt \\ \end{array} $ | INH                                      | 3F                                                                                        | VSPSSPSsP*<br>(for Reset)<br>VfPPP         | 11-1             |       |
| *The CPU also uses the SWI mici                                                                                                             | rocode sequence for hardware interrupts and unimplemented of $(A) \Rightarrow B$                                                                                                                                                                                                                                                                                                                                                                                                                                               | pcode traps                              | s. Reset uses the VfPPP                                                                   | variation of this sequence.                |                  | 4.4.0 |
| IAB                                                                                                                                         | (A) ⇒ B<br>Transfer A to B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IIVH                                     | 18 OE                                                                                     | 00                                         |                  | ΔΔ0-  |
| TAP                                                                                                                                         | $(A) \Rightarrow CCR$<br>Translates to TFR A , CCR                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | INH                                      | B7 02                                                                                     | Р                                          | ΔΨΔΔ             | ΔΔΔΔ  |
| ТВА                                                                                                                                         | $ (B) \Rightarrow A $ Transfer B to A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | INH                                      | 18 OF                                                                                     | 00                                         |                  | ΔΔ0-  |
| TBEQ abdxys,rel9                                                                                                                            | If (cntr) = 0, then Branch;<br>else Continue to next instruction  Test Counter and Branch if Zero<br>(cntr = A, B, D, X,Y, or SP)                                                                                                                                                                                                                                                                                                                                                                                              | REL<br>(9-bit)                           | 04 lb rr                                                                                  | PPP (branch) PPO (no branch)               |                  |       |
| TBL oprx0_xysp                                                                                                                              | (M) + [(B) × ((M+1) − (M))] ⇒ A 8-Bit Table Lookup and Interpolate  Initialize B, and index before TBL. <ea> points at first 8-bit table entry (M) and B is fractional part of lookup value.  (no indirect addressing modes or extensions allowed)</ea>                                                                                                                                                                                                                                                                        | IDX                                      | 18 3D xb                                                                                  | ORfffp                                     | C Bit is u       |       |
| TBNE abdxys,rel9                                                                                                                            | If (cntr) not = 0, then Branch;<br>else Continue to next instruction  Test Counter and Branch if Not Zero<br>(cntr = A, B, D, X,Y, or SP)                                                                                                                                                                                                                                                                                                                                                                                      | REL<br>(9-bit)                           | 04 lb rr                                                                                  | PPP (branch) PPO (no branch)               |                  |       |
| TFR abcdxys,abcdxys                                                                                                                         | $(r1) \Rightarrow r2 \text{ or}$<br>$\$00:(r1) \Rightarrow r2 \text{ or}$<br>$(r1[7:0]) \Rightarrow r2$<br>Transfer Register to Register<br>r1 and r2 may be A, B, CCR, D, X, Y, or SP                                                                                                                                                                                                                                                                                                                                         | INH                                      | B7 eb                                                                                     | P                                          | <br>0<br>Δ \ Δ Δ |       |
| TPA                                                                                                                                         | $(CCR) \Rightarrow A$<br>Translates to TFR CCR ,A                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | INH                                      | B7 20                                                                                     | Р                                          |                  |       |

| zvc                               | Source Form                                                                                                    | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Addr.<br>Mode                                                 | Machine<br>Coding (hex)                                                                | Access Detail<br>HCS12                                             | ѕхні  | NZVC              |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------|-------|-------------------|
| ΔΔΔ                               | TRAP trapnum                                                                                                   | $ \begin{array}{l} (SP) - 2 \Rightarrow SP; \\ RTN_H:RTN_L \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 2 \Rightarrow SP; (Y_H:Y_L) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 2 \Rightarrow SP; (X_H:X_L) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 2 \Rightarrow SP; (B:A) \Rightarrow M_{(SP)}:M_{(SP+1)}; \\ (SP) - 1 \Rightarrow SP; (CCR) \Rightarrow M_{(SP)}: \\ 1 \Rightarrow I; (TRAP \ Vector) \Rightarrow PC \end{array} $                                        | INH                                                           | 18 tn<br>tn = \$30-\$39<br>or<br>\$40-\$FF                                             | OVSPSSPSsP                                                         | 1     |                   |
| $\Delta \Delta \Delta$            |                                                                                                                | Unimplemented opcode trap                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                               |                                                                                        |                                                                    |       |                   |
|                                   | TST opr16a TST oprx0_xysp TST oprx0_xysp TST oprx16,xysp TST [D,xysp] TST [D,xysp] TST [Oprx16,xysp] TSTA TSTB | (M) – 0 Test Memory for Zero or Minus  (A) – 0 Test A for Zero or Minus (B) – 0 Test B for Zero or Minus                                                                                                                                                                                                                                                                                                                                                                     | EXT<br>IDX<br>IDX1<br>IDX2<br>[D,IDX]<br>[IDX2]<br>INH<br>INH | F7 hh 11<br>E7 xb<br>E7 xb ff<br>E7 xb ee ff<br>E7 xb ee ff<br>E7 xb ee ff<br>97<br>D7 | rPO rPf rPo frPP fIfrPf fIPrPf 0                                   |       | ΔΔ00              |
|                                   | TSX                                                                                                            | (SP) ⇒ X<br>Translates to TFR SP,X                                                                                                                                                                                                                                                                                                                                                                                                                                           | INH                                                           | B7 75                                                                                  | P                                                                  |       |                   |
|                                   | TSY                                                                                                            | (SP) ⇒ Y<br>Translates to TFR SP,Y                                                                                                                                                                                                                                                                                                                                                                                                                                           | INH                                                           | B7 76                                                                                  | P                                                                  |       |                   |
|                                   | TXS                                                                                                            | $(X) \Rightarrow SP$<br>Translates to TFR X,SP                                                                                                                                                                                                                                                                                                                                                                                                                               | INH                                                           | B7 57                                                                                  | Р                                                                  |       |                   |
|                                   | TYS                                                                                                            | (Y) ⇒ SP<br>Translates to TFR Y,SP                                                                                                                                                                                                                                                                                                                                                                                                                                           | INH                                                           | В7 67                                                                                  | P                                                                  |       |                   |
| Δ0-                               | WAI                                                                                                            | (SP) – 2 ⇒ SP;                                                                                                                                                                                                                                                                                                                                                                                                                                                               | INH                                                           | 3E                                                                                     | OSSSSsf                                                            |       |                   |
| Δ Δ Δ<br>Δ 0 -                    |                                                                                                                | $\begin{split} RT\dot{N}_H: RTN_L & \to M_{(SP)}: M_{(SP+1)}: \\ (SP) - 2 & \to SP; (Y_H:Y_I) \Rightarrow M_{(SP)}: M_{(SP+1)}: \\ (SP) - 2 & \to SP; (X_H:X_I) \Rightarrow M_{(SP)}: M_{(SP+1)}: \\ (SP) - 2 & \to SP; (B:A) \Rightarrow M_{(SP)}: M_{(SP+1)}: \\ (SP) - 2 & \to SP; (B:A) \Rightarrow M_{(SP)}: M_{(SP+1)}: \\ (SP) - 1 & \to SP; (CCR) \Rightarrow M_{(SP)}: \\ WAIT for interrupt \end{split}$                                                           |                                                               |                                                                                        | (after interrupt) fVfPPP                                           | 1     | or<br> <br>or<br> |
| $\Delta - \Delta$ ? ? sfined ? $$ | WAV                                                                                                            | $\sum_{i=1}^{B} S_i F_i \Rightarrow \textit{Y:D} \qquad \text{and} \qquad \sum_{i=1}^{B} F_i \Rightarrow \textbf{X}$ Calculate Sum of Products and Sum of Weights for Weighted Average Calculation   Initialize B, X, and Y before WAV. B specifies number of elements. X points at first element in $S_i$ list. Y points at first element in $F_i$ list.   All $S_i$ and $F_i$ elements are 8-bits.   If interrupted, six extra bytes of stack used for intermediate values | Special                                                       |                                                                                        | Of(frr,ffff)O  (add if interrupt)  SSS + UUUrr,                    | ?-    | ?^??              |
|                                   | wavr<br>nseudo-                                                                                                | see WAV  Resume executing an interrupted WAV instruction (recover in-                                                                                                                                                                                                                                                                                                                                                                                                        | Special                                                       | 3C                                                                                     | UUUrr,ffff<br>(frr,ffff)0                                          | ?-    | ?∆??              |
|                                   | pseudo-<br>instruction                                                                                         | resume executing an interrupted wav instruction (ecover in-<br>termediate results from stack rather than initializing them to<br>zero)                                                                                                                                                                                                                                                                                                                                       |                                                               |                                                                                        | (exit + re-entry replaces<br>above if interrupted)<br>SSS + UUUrr, | comma |                   |
|                                   | XGDX                                                                                                           | (D) ⇔ (X) Translates to EXG D, X                                                                                                                                                                                                                                                                                                                                                                                                                                             | INH                                                           | B7 C5                                                                                  | P                                                                  |       |                   |
| <u></u>                           | XGDY                                                                                                           | (D) ⇔ (Y) Translates to EXG D, Y                                                                                                                                                                                                                                                                                                                                                                                                                                             | INH                                                           | B7 C6                                                                                  | P                                                                  |       |                   |